

#### **F**EATURES

- Low-cost IC, fabricated in advanced sub-micron **BiCMOS** process
- 1.5mV input sensitivity
- □ Wide range programmable input-signal level detect
- Fully differential design
- Supports 3.3V and 5V supplies
- Available in TSSOP20. SOIC16 and QSOP16 package as well as die form
- Complimentary PECL data & signal detect logic outputs

#### Postamplifier for Applications to 200Mbps

#### DESCRIPTION

The MC2045-3 is an integrated, high gain limiting amplifier intended for fibre optic communication to 200Mbps. Normally placed following the photodetector & transimpedance amplifier, the post-amplifier provides the necessary gain to give PECL compatible logic outputs.

The MC2045-3 also includes a programmable signallevel detector, allowing the user to set thresholds at which the logic outputs are enabled. The signal detect function has typically 2.25dB (optical) of hysteresis which prevents chatter at low input levels.

A squelch function, which turns off the output when no signal is present, is provided by externally connecting the  $\overline{ST}$  output to the JAM input.

| <b>APPLICATIONS</b> |
|---------------------|
| /                   |

- SDH/SONET/ATM
- Fast Ethernet
- FDDI
- **ESCON**

| Ordering Information |                                        |  |  |  |
|----------------------|----------------------------------------|--|--|--|
| Part                 | Pin-Package                            |  |  |  |
| MC2045-3DIEWP        | Waffle pack                            |  |  |  |
| MC2045-3WAFER        | Expanded Whole 8"on a 10" Grip<br>Ring |  |  |  |
| MC2045-3S16          | SOIC16                                 |  |  |  |
| MC2045-3Q16          | QSOP16                                 |  |  |  |
| MC2045-3T20          | TSSOP20                                |  |  |  |

#### SOIC16, QSOP16 Package TSSOP20 Package C<sub>AZ</sub>- \_1 16 V<sub>SET</sub> D C<sub>AZ</sub> 1 20 V<sub>REF</sub> C<sub>AZ</sub>+ 2 15 V<sub>REF</sub> C<sub>AZ</sub>+ 2 19 V<sub>cc</sub>E GndA 3 14 V<sub>cc</sub>E NC 3 18 V<sub>cc</sub>E Microcosm 13 D<sub>OUT</sub> \_\_\_\_\_\_ D<sub>out</sub> 4 D<sub>IN</sub> D<sub>IN</sub> GndA 4 MC2045-3 Date Code 5 12 D<sub>OUT</sub> Microcosm D<sub>IN</sub> D<sub>IN</sub> 16 D<sub>OUT</sub> 5 MC2045-3 V<sub>cc</sub>A 6 11 GndE 6 15 GndE Date Code $C_{F}$ 7 <u>10</u> ST 14 GndE V<sub>cc</sub>A 7 9 ST .IAM 8 8 13 ST CF 12 ST NC 9 VSET 10 11 JAM







PRELIMINARY INFORMATION

MC2045-3 Postamplifier for Applications to 200Mbps

### - PIN DESCRIPTION

|            | Pin Name          | 16 SOIC<br>Pin No. | 20 TSSOP<br>Pin No. | Function                                                                                                                       |
|------------|-------------------|--------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
|            | C <sub>AZ</sub> - | 1                  | 1                   | Auto-zero capacitor pin.                                                                                                       |
|            | C <sub>AZ</sub> + | 2                  | 2                   | Auto-zero capacitor pin.                                                                                                       |
| .DataSheet | U.com<br>GNDA     | 3                  | 4                   | Analogue section ground pin. Connect to most negative supply.<br>Must be at same potential as GNDE Pin.                        |
|            | D <sub>IN</sub>   | 4                  | 5                   | Differential data input.                                                                                                       |
|            |                   | 5                  | 6                   | Inverse differential data input.                                                                                               |
|            | V <sub>cc</sub> A | 6                  | 7                   | Analogue section power pin. Connect to most positive supply. Must be at the same potential as $V_{\rm cc}E$ pin.               |
|            | C <sub>F</sub>    | 7                  | 8                   | Level-detect filter capacitor pin. Connect the capacitor between this pin and $V_{cca}$ .                                      |
|            | JAM               | 8                  | 11                  | $\frac{\text{PECL}}{\text{D}_{\text{OUT}}} \text{ pins}). \text{ On chip pull-down defaults to low. Can be driven from CMOS.}$ |
|            | ST                | 9                  | 12                  | Logical inverse of ST Pin. May be connected to JAM Pin to enable automatic squelch function to operate. PECL output.           |
|            | ST                | 10                 | 13                  | Input signal-level status. This PECL output is LOW when the input signal is below the threshold set by the uses.               |
|            | GNDE              | 11                 | 14, 15              | Digital section ground pin. Connect to the most negative supply. Must be at the same potential as GNDA Pin.                    |
|            | D <sub>out</sub>  | 12                 | 16                  | Logical inverse of $D_{out}$ Pin. JAM high forces $\overline{D_{out}}$ high. In phase with $\overline{D_{N}}$ .                |
|            | D <sub>out</sub>  | 13                 | 17                  | PECL compatible diffential Data Output. JAM high forces $\rm D_{OUT}$ low. In phase with $\rm D_{IN}.$                         |
|            | V <sub>cc</sub> E | 14                 | 18,19               | Digital output section power pin. Connect to the most positive supply must be at same potential as $V_{\rm cc}A$ pin.          |
|            | V <sub>ref</sub>  | 15                 | 20                  | Connect to positive supply via resistor. Sets value of internal reference current.                                             |
|            | V <sub>set</sub>  | 16                 | 10                  | Input threshold-level setting circuit. Connect to $\rm V_{\rm cc}$ via a resistor.                                             |

Postamplifier for Applications to 200Mbps

#### Absolute Maximum Ratings

| Symbol           | Parameter                           | Rating      | Units |
|------------------|-------------------------------------|-------------|-------|
| V <sub>cc</sub>  | Power supply (V <sub>cc</sub> -Gnd) | 6           | V     |
| T <sub>A</sub>   | Operating ambient                   | -40 to +85  | °C    |
| T <sub>stg</sub> | Storage temperature                 | -65 to +150 | °C    |

These are the absolute maximum ratings at or beyond which the IC can be expected to fail or be damaged. Reliable operation at these extremes for any length of time is not implied.

#### - DC CHARACTERISTICS

| Symbol           | Parameter                                           | Min.                                           | Тур. | Max.           | Units |
|------------------|-----------------------------------------------------|------------------------------------------------|------|----------------|-------|
| V <sub>IN</sub>  | Input signal voltage Single-ended:<br>Differential: | 0.5<br>1                                       | -    | 400<br>800     | mVpp  |
| V <sub>os</sub>  | Effective input offset voltage                      | -                                              | -    | 50             | μV    |
| V <sub>N</sub>   | Input RMS noise in 100MHz                           | -                                              | -    | 85             | μV    |
| V <sub>TH</sub>  | Input level detect programmability                  | 2                                              | -    | 100            | mVpp  |
| V <sub>HYS</sub> | Level detect hysteresis (optical)                   | 1.85                                           | 2.25 | 3.00           | dB    |
| I <sub>INJ</sub> | JAM input current HIGH                              | -10                                            | -    | 10             | μA    |
| I <sub>cc</sub>  | Supply current (no ECL loads)                       | -                                              | -    | 35             | mA    |
| V <sub>oh</sub>  | PECL <sup>(1)</sup> output HIGH                     | <sup>(2)</sup> -1.025<br><sup>(3)</sup> -1.075 | -    | -0.88<br>-0.88 | V     |
| Val              | PECL <sup>(1)</sup> output LOW                      | <sup>(2)</sup> -1.81<br><sup>(3)</sup> -1.86   | -    | -1.62<br>-1.62 | V     |

(1) 50 $\Omega$  to V  $_{\rm CC}$  -2V

(2) 0 to +80°C

(3) -40°C

#### AC CHARACTERISTICS

| Symbol                          | Parameter                                | Min. | Тур. | Max. | Units |
|---------------------------------|------------------------------------------|------|------|------|-------|
| BW                              | Bandwidth: Gain >60dB                    | 100  | -    | -    | MHz   |
| R <sub>IN</sub>                 | Input resistance                         | -    | 10   | -    | kΩ    |
| C <sub>IN</sub>                 | Input capacitance                        | -    | -    | 2    | pF    |
| t <sub>PWD</sub>                | Pulse width distortion                   | -    | -    | 0.4  | ns    |
| t <sub>R</sub> , t <sub>F</sub> | ECL out rise / falltimes (20-80% points) | -    | 1.0  | 2.0  | ns    |

Postamplifier for Applications to 200Mbps

### TYPICAL PERFORMANCE CURVES



Note: For all of these graphs  $R_{REF} = 2k\Omega$ 

Postamplifier for Applications to 200Mbps



#### FUNCTIONAL BLOCK DIAGRAM

#### Input

The Data Input pins are internally DC biased at approximately  $V_{CC}$ -1V. The MC2045-3 signals are AC coupled, using capacitors. These capacitors must be large enough to pass the lowest frequencies of interest (consecutive '1's or '0's) considering the input resistance.

For example, at 155Mbps SONET, there is a maximum of 72 consecutive '1' s, which is is 465ns. To acheive the maximum allowed data dependant jitter, the low frequency cut-off needs to be lower by a factor of 10. However, it is better to set it at least one decade lower, due to the interaction of the time constants for the input stage and the DC restore circuitry, giving an input capacitor value of 2.2nF.

#### DC Offset Compensation

An autozero circuit is included to remove the effects of DC offset. An external capacitor smoothes the feed back, acting with the internal  $10k\Omega$  circuit resistance to pass the lowest frequencies of interest. At data rates between 125Mbps and 155 Mbps, this is normally set to 180pF.

#### Level detector

The input data is first amplified, with the level of amplification set by the ratio of  $\rm R_{SET}/R_{REF}$ . This amplification level sets the level of input at which the status

**FUNCTIONAL DESCRIPTION** 

thresholds operate. The data is then rectified and low-pass filtered before being compared with a reference voltage. The low-pass filter is controlled by  $C_F$ , and 10nF will provide a nominal 2µS time constant, thus avoiding false triggering due to variation in edge density of data.

The comparator has the equivalent of 2.25dB (typ.) of optical hysteresis.

#### Squelch Function

The MC2045-3 provides for programmable input-signal level detection, and this may be used to automatically force the data outputs to a known state if the input signal falls below threshold using the JAM input. This is normally used to allow data to propagate only when the signal is above the users' Bit-Error-Rate (BER) requirement. It therefore stops the data outputs toggling due to noise when no signal is present.

In order to implement this function, ST should be connected to the JAM, thus forcing the data outputs to logical zero when the signal falls below threshold.

Note that  $R_{SET}$  and  $R_{REF}$  must be connected, even if the Level-Detect function is not required.

Postamplifier for Applications to 200Mbps



#### **TYPICAL APPLICATIONS CIRCUIT**

#### Setting Signal Detect

The MC2045-3 uses two external resistors to set the signal detect level Rref is set to  $2k\Omega$  for all applications. Rset is chosen using the graphs on page -4-. The value is dependant on supply voltage and should be chosen for 3.3V or 5V operation. If 3.3V and 5V operation are to be supported inter-changeably set  $R_{\text{SFT}}$  based on the 3.3V graphs.

The graphs also show the variation over process and temperature of the signal detect assert level. This, along with the minimum and maximum hysteresis are used to predict the usable sensitivity of the system.

#### **PECL Termination**

The outputs of the MC2045-3 are ECL100K and 300K compatible and any of the standard termination techniques can be used. The postamplifier PECL outputs often have to drive a transmission line. The most common method is to use pull-down resistors to  $V_{EE}$  on the ECL outputs. This provides a DC current path for the ECL outputs in order to maintain the emitter follower outputs in the transistor's active region. A shunt resistor equal to twice the characteristic impedance across the differential outputs is used to terminate the transmission lines at the other end.

Another termination technique is to terminate with a resistor equal to the characteristic impedance of the transmission line to a DC voltage of  $V_{cc}$  – 2V. This

#### **APPLICATIONS** INFORMATION

has the advantage that the resistance value is the same for 3.3V and 5V operation and it also has performance advantages at high data rates. The DC voltage must be within 5% of nominal and must be adequately de-coupled. This can be implemented using a parallel (Thevenin) resistance combination.

The value of the pull-down and termination resistors can be selected from the tables below:

#### 5V Supply

| Impedance | Pull-down | Termination | Thevenin<br>(R <sub>TOP</sub> ) | Thevenin<br>(R <sub>BOTTOM)</sub> |
|-----------|-----------|-------------|---------------------------------|-----------------------------------|
| 50Ω       | 270Ω      | 100Ω        | 82Ω                             | 130Ω                              |
| 75Ω       | 390Ω      | 150Ω        | 120Ω                            | 180Ω                              |

#### 3.3V Supply

| Impedance | Pull-down | Termination | Thevenin<br>(Top) | Thevenin<br>(Bottom) |
|-----------|-----------|-------------|-------------------|----------------------|
| 50Ω       | 150Ω      | 100Ω        | 130Ω              | 82Ω                  |
| 75Ω       | 220Ω      | 150Ω        | 180Ω              | 120Ω                 |

Postamplifier for Applications to 200Mbps

#### DC Coupled PECL Termination



**Thevenin PECL Termination** 



#### **APPLICATIONS** INFORMATION

# Power supply decoupling & optimising sensitivity

The MC2045-3 is not expected to require ferrite beads in order to give adequate performance. However, if optimum MC2045-3 sensitivity is required, the  $V_{\rm CC}A$  and GndA pins of the MC2045-3 should each be connected to their respective power rails via a ferrite suppressor, such as Murata BLM31A601SPT.

Capacitors should be chosen with low effective series resistance, low dissipation factor and high Q. NPO or COG temperature characteristics are preferred because they provide more reliable performance over a wide range of environmental conditions.

Small surface mount packages are recommended since they exhibit less parasitic inductance which can lower the overall effectiveness of the bypass capacitor at high frequencies. Filter capacitors should be placed close to the transceiver power and ground pins to minimise noise coupling which can occur between the filter and the transceiver.

# Differences between die and packaged parts:

 $V_{\text{SET}}$  and  $V_{\text{SET2}}$  are alternative inputs to the same 'Vset' function. Connect one or other, not both.

There are 2 sets of  $V_{cc}A$  and GndA on the left of the die. Only one pair need be connected, though no harm will result from both pairs being connected. On the TSSOP package, pairs of  $V_{cc}E$  and GndE connections are connected.

Postamplifier for Applications to 200Mbps

#### BARE DIE INFORMATION



#### Pad Size 85x85 mm

#### Pad Centres

| Description        | Х      | Y      |
|--------------------|--------|--------|
| C <sub>AZ</sub> -  | -56.8  | 347.5  |
| C <sub>AZ</sub> +  | -207   | 347.5  |
| V <sub>cc</sub> A1 | -356.9 | 347.5  |
| GndA1              | -670   | 322.6  |
| D <sub>IN</sub>    | -670   | 172.6  |
| D <sub>IN</sub>    | -670   | 22.4   |
| GndA2              | -670   | -127.6 |
| V <sub>cc</sub> A2 | -670   | -277.5 |
| C <sub>F</sub>     | -451.4 | -347.5 |
| V <sub>SET</sub> 2 | -301.3 | -347.5 |
| JAM                | -151.2 | -347.5 |

| Description        | Х     | Y      |
|--------------------|-------|--------|
| ST                 | 15.8  | -347.5 |
| ST                 | 166   | -347.5 |
| GndE1              | 670.8 | -248   |
| GndE2              | 670.8 | -103   |
| D <sub>OUT</sub>   | 670.8 | 50.1   |
| D <sub>OUT</sub>   | 670.8 | 200.3  |
| V <sub>cc</sub> E1 | 670.8 | 347.5  |
| V <sub>cc</sub> E2 | 436.9 | 347.5  |
| V <sub>ref</sub>   | 243.4 | 347.5  |
| V <sub>SET</sub>   | 93.2  | 347.5  |

Pad coordinates are in  $\mu m,$  and are measured from the centre of the die to the centre of the pad.

Postamplifier for Applications to 200Mbps

#### PACKAGE INFORMATION



16 Lead Small Outline Package (SOIC)



| Dims | Tols/Leads   | 20L     | 24L     |
|------|--------------|---------|---------|
| А    | MAX.         | 1.20    |         |
| A1   |              | .05 MIN | .10 MAX |
| A2   | NOM          | .90     |         |
| D    | <u>+</u> .05 | 6.50    | 7.80    |
| Е    | <u>+</u> .10 | 6.40    |         |
| E1   | <u>+</u> .10 | 4.40    |         |
| L    | +.15/10      | .60     |         |
| L1   | REF.         | 1.00    |         |
| Ζþ   | REF.         | .3      | 25      |

| Dims | Tols/Leads   | 20L            | 24L |
|------|--------------|----------------|-----|
| е    | BASIC        | .6             | 65  |
| b    | <u>+</u> .05 | .2             | 22  |
| с    |              | .13 MIN/20 MAX |     |
| е    | <u>+</u> 4°  | 4°             |     |
| aaa  | MAX.         | .10            |     |
| bbb  | MAX          | .10            |     |
| 330  | MAX.         | .05            |     |
| ddd  | MAX.         | .20            |     |

| Dims | Tols/N       | 8    |
|------|--------------|------|
| А    | MAX.         | 1.70 |
| A1   | <u>+</u> .05 | 0.17 |
| A2   | <u>+</u> .10 | 1.38 |
| D    | <u>+</u> .10 | 9.9  |
| Е    | <u>+</u> .20 | 6.00 |
| E1   | <u>+</u> .10 | 3.90 |
| L    | <u>+</u> .05 | 0.5  |
| 000  | MAX.         | 0.10 |

| Dims | Tols/N       | 8     |
|------|--------------|-------|
| ddd  | MAX.         | 0.10  |
| е    | BASIC        | 1.27  |
| b    | <u>+</u> .05 | 0.43  |
| 0    |              | 0°~7° |
| 01   | <u>+</u> 4°  | 7°    |
| R    | MAX.         | 0.20  |
| R1   | TYP.         | 0.13  |





| Dims | Tols/N       | 16   |
|------|--------------|------|
| A    | MAX.         | 1.60 |
| A1   | <u>+</u> .05 | 0.1  |
| A2   | <u>+</u> .10 | 1.40 |
| D    | <u>+</u> .10 | 4.9  |
| E    | <u>+</u> .20 | 6.00 |
| E1   | <u>+</u> .10 | 3.90 |
| L    | <u>+</u> .05 | 0.6  |

| Dims | Tols/N       | 16                |
|------|--------------|-------------------|
| 000  | MAX.         | 0.10              |
| ddd  | MAX.         | 0.10              |
| е    | BASIC        | 0.65              |
| b    | <u>+</u> .05 | 0.25              |
| с    | <u>+</u> .05 | .2 min<br>.24 max |
| R    | <u>+</u> .05 | 0.20              |
| R1   | MIN.         | 0.20              |

PRELIMINARY INFORMATION

#### MC2045-3\_C

## MNDSPEED<sup>®</sup>

## World Wide Sales Offices

#### Headquarters

Newport Beach Mindspeed Technologies 4000 MacArthur Boulevard, East Tower Newport Beach, CA 92660 Phone: (949) 579-3000

www.DataSheet4U.com

www.mindspeed.com

## **NDSPEED**

#### Americas

**US Southwest/Pacific Southwest** Newbury Park Phone: (805) 786-2000 Fax: (805) 480-4486

US Northwest/Pacific Northwest Santa Clara Phone: (408) 423-4500 Fax: (408) 249-7113

US North Central Illinois/Colorado Phone: (630) 799-9300 Fax: (630) 799-9325

**US South Central - Texas** Phone: (972) 735-1540 Fax: (972) 407-0639

US Northeast / Canada Phone: (613) 271-2358 Fax: (613) 271-2359

Massachusetts Phone: (978) 244-7680 Fax: (978) 244-6868

US Southeast - North Carolina Phone: (919) 858-9110 Fax: (919) 858-8669

**US Florida / South America** Phone: (727) 799-8406 Fax: (727) 799-8306

**US Mid-Atlantic - Pennsylvania** Phone: (215) 244-6784 Fax: (215) 244-9292

San diego Phone: (858) 228 3000 Fax: (858) 228 3000

Santa Clara Phone: (408) 423 4500 Fax: (408) 249 7133

#### Asia

Taiwan Phone: (886-2) 8789-8366 Fax: (886-2) 8789-8366

China - Hong Kong Phone: 86-755-518-2495 Fax: 86-755-518-3024

Hong Kong Phone: 852-2-827-0181 Fax: 852-2-827-6488

China - Central and North Phone: (86-21) 6350-5701 Fax: (86-21)-6350-5702

Korea Phone: 82-2-565-2880 Fax: 82-2-528-4301

Mindspeed Technologies Japan Company Limited. Phone: (81-3) 5380 1730 Fax: (81-3) 5371 1501

PRELIMINARY INFORMATION

#### Europe

Europe Central Germany, Switzerland Eastern Europe and Turkey Phone: (49) 89 829 1320 Fax: (49) 89 834 2734

Europe Mediterranean Italy, Spain and Portugal Phone: (39) 02 9317 9911 Fax: (39) 02 9317 9913

Europe North UK, Ireland and Scandinavia Phone: 44 (0) 118 920 9500 Fax: 44 (0) 118 920 9595

**UK** Phone: 44 (0) 1925-661968 Fax: 44 (0) 1925-661800

Europe South France, Belgium and Netherlands Phone: +33 (0) 1 56 30 80 40 Fax: +33 (0) 1 56 30 80 20

Europe - Israel/Greece Phone: (972) 9961-5100 Fax: (972) 9957 5166

Europe - Finland Phone: (35) 892316 6495 Fax: (35) 892316 6220